Back to Search Start Over

Asynchronous SAR ADC with self‐timed track‐and‐hold.

Authors :
Bae, Sunghyun
Lee, Sewon
Seong, Siheon
Woo, Jiwon
Lee, Minjae
Source :
Electronics Letters (Wiley-Blackwell). Nov2023, Vol. 59 Issue 22, p1-3. 3p.
Publication Year :
2023

Abstract

This paper presents an asynchronous SAR ADC featuring a self‐timed track‐and‐hold (STH) architecture. The design aims to address the common timing issue of divider‐based clock generation, where the fixed‐time track‐and‐hold (FTH) period often results in incomplete conversions due to prolonged conversion times time due to comparator metastability. To alleviate the degradation of the ENOB induced by these delays, the proposed STH method is introduced so that more conversion period is secured without requiring a high‐speed input clock. Based on measurements, the proposed STH method achieves up to 0.7 bit improvement over the conventional FTH approach as conversion time increases. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00135194
Volume :
59
Issue :
22
Database :
Academic Search Index
Journal :
Electronics Letters (Wiley-Blackwell)
Publication Type :
Academic Journal
Accession number :
173893981
Full Text :
https://doi.org/10.1049/ell2.13026