Back to Search Start Over

PMOS NBTI-induced circuit mismatch in advanced technologies

Authors :
Agostinelli, M.
Lau, S.
Pae, S.
Marzolf, P.
Muthali, H.
Jacobs, S.
Source :
Microelectronics Reliability. Jan2006, Vol. 46 Issue 1, p63-68. 6p.
Publication Year :
2006

Abstract

Abstract: PMOS transistor degradation due to negative bias temperature instability (NBTI) has proven to be a significant concern to present CMOS technologies. This is of particular importance for analog applications where the ability to match device characteristics to a high precision is critical. Analog circuits use larger than minimum device dimensions to minimize the effects of process variation, leaving PMOS NBTI as a possible performance limiter. This paper examines the effect of PMOS-NBTI induced mismatch on analog circuits in a 90nm technology. [Copyright &y& Elsevier]

Details

Language :
English
ISSN :
00262714
Volume :
46
Issue :
1
Database :
Academic Search Index
Journal :
Microelectronics Reliability
Publication Type :
Academic Journal
Accession number :
19187000
Full Text :
https://doi.org/10.1016/j.microrel.2005.05.004