Back to Search Start Over

Field Programmable Gate Array (FPGA) for Iterative Code Evaluation.

Authors :
Sun, Lingyan
Song, Hongwei
Keirn, Zak
Kumar, B. V. K. Vijaya
Source :
IEEE Transactions on Magnetics. Feb2006 Part 1, Vol. 42 Issue 2, p226-231. 6p.
Publication Year :
2006

Abstract

Iterative codes such as low density parity check (LDPC) codes and turbo product codes (TPC) are of interest for data storage appli- çations. To apply these codes to digital recording systems, two possible schemes are considered in this paper. In the first scheme, a single LDPC code of column weight j > 2 is used to replace the Reed-Solomon (RS) code of the conventional channel. In the second scheme, an iterative code is used as the inner code and is concatenated with an outer RS code. Single parity check TPC code is considered for this scheme. We developed a high-throughput field programmable gate array (FPGA) platform to evaluate the error floor performance of LDPC codes and the error statistics of TPC codes in partial response (PR) channel with turbo equalization. High rate codes (rate 8/9 for LDPC code and rate 0.935 for TPC code) are evaluated for magnetic recoding application. The bit error rate (BER) performance of LDPC code down to 1010can be reached within 2 h using the FPGA platform. The TPC code error statistics are evaluated using about 1011 bits at different signal-to-noise (SNR) levels. For practical implementation complexity and power consumption, 2 channel iterations and 2 TPC decoder iterations are employed. The results show that the gain by applying TPC code under 2 channel iterations and 2 TPC decoder iterations is marginal. [ABSTRACT FROM AUTHOR]

Details

Language :
Turkish
ISSN :
00189464
Volume :
42
Issue :
2
Database :
Academic Search Index
Journal :
IEEE Transactions on Magnetics
Publication Type :
Academic Journal
Accession number :
19935786
Full Text :
https://doi.org/10.1109/TMAG.2005.861744