Back to Search
Start Over
Environment for FPGA-based fault emulation.
- Source :
-
Proceedings of the Estonian Academy of Sciences, Engineering . Sep2006, Vol. 12 Issue 3, p323-335. 13p. - Publication Year :
- 2006
-
Abstract
- This paper describes an environment to accelerate fault simulation by hardware emulation on FPGA. Fault simulation is an important subtask in test pattern generation and it is frequently used throughout the test generation process. The problems associated with fault simulation of digital circuits are explained. The proposed approach allows simulation speed-up of 40 to 500 times as compared to the state-of-the-art in software-based fault simulation. Based on the experiments, it can be concluded that it is beneficial to use emulation for circuits that require large numbers of test vectors while using simple but flexible algorithmic test vector generating circuits, e.g. built-in self-test. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 14060175
- Volume :
- 12
- Issue :
- 3
- Database :
- Academic Search Index
- Journal :
- Proceedings of the Estonian Academy of Sciences, Engineering
- Publication Type :
- Academic Journal
- Accession number :
- 22409105