Back to Search Start Over

Planar double-gate SOI MOS devices: Fabrication by wafer bonding over pre-patterned cavities and electrical characterization

Authors :
Chung, T.M.
Olbrechts, B.
Södervall, U.
Bengtsson, S.
Flandre, D.
Raskin, J.-P.
Source :
Solid-State Electronics. Feb2007, Vol. 51 Issue 2, p231-238. 8p.
Publication Year :
2007

Abstract

Abstract: In this paper, a novel method for the fabrication of planar double-gate (DG) MOS devices is presented. Successfully fabricated single-gate and DG MOSFET devices on the same wafer have been fully characterized and their electrical performances compared. The planar DG devices were fabricated using wafer bonding over pre-patterned cavities. Preliminary electrical characterization results show that the built planar DG devices exhibit the expected theoretical performances. We will also show the flexibility of this method in fabricating other devices besides planar DG and the possibility of changing the various materials used for the buried insulator layer. It is demonstrated that this fabrication method is a very promising and viable method for future technology application in fabricating novel devices. [Copyright &y& Elsevier]

Details

Language :
English
ISSN :
00381101
Volume :
51
Issue :
2
Database :
Academic Search Index
Journal :
Solid-State Electronics
Publication Type :
Academic Journal
Accession number :
24218629
Full Text :
https://doi.org/10.1016/j.sse.2007.01.017