Back to Search Start Over

Modeling and Analysis of Planar-Gate Electrostatic Capacitance of 1-D FET With Multiple Cylindrical Conducting Channels.

Authors :
Jie Deng
Wong, H.-S. Philip
Source :
IEEE Transactions on Electron Devices. Sep2007, Vol. 54 Issue 9, p2377-2385. 9p. 1 Black and White Photograph, 1 Graph.
Publication Year :
2007

Abstract

This paper presents accurate analytical models to calculate the electrostatic gate capacitance of 1-D field-effect transistors (FETs) with multiple cylindrical conducting channels. Gate capacitance Cgg is decomposed into three major components: 1) capacitance Cgc between the gate and the parallel cylindrical conducting channels (the number of channels ≥ 1) in dual-layer dielectric materials; 2) outer fringe capacitance Cof between the gate and the source/drain cylinder conductors; and 3) coupling capacitance Cgtg between the adjacent gates. A realistic planar-gate structure with high-k gate dielectric material is considered in this paper, including the screening effect of the parallel conductors and different dielectric materials on capacitance. An accuracy of 10% is achieved from the analytic models, compared with the values that were simulated by 3-D numerical field solvers. Using a simple analytical expression for the gate delay that includes the parasitic capacitance and screening of multiple parallel conducting channels, this paper also shows that both increasing the number of channels per gate and reducing the gate height are effective ways to improve device speed. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
54
Issue :
9
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
26695629
Full Text :
https://doi.org/10.1109/TED.2007.902047