Back to Search Start Over

Design in the Power-Limited Scaling Regime.

Authors :
NikoliƩ, Borivoje
Source :
IEEE Transactions on Electron Devices. Jan2008, Vol. 55 Issue 1, p71-83. 13p.
Publication Year :
2008

Abstract

Technology scaling has entered a new era, where chip performance is constrained by power dissipation. Power limits vary with the application domain; however, they dictate the choices of technology and architecture and necessitate implementation techniques that tradeoff performance for power savings. This paper examines technology options in the power-limited-scaling regime and reviews sensitivity-based analysis that can be used for the optimal selection of optimal architectures and circuit implementations to achieve the best performance under power constraints. These tradeoffs are examined in the context of power minimization at the technology, circuit, logic, and architecture levels, both at the design and run times. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
55
Issue :
1
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
28464225
Full Text :
https://doi.org/10.1109/TED.2007.911350