Back to Search
Start Over
Gain-Enhancement Techniques for CMOS Folded Cascode LNAS at Low-Voltage Operations.
- Source :
-
IEEE Transactions on Microwave Theory & Techniques . Aug2008, Vol. 56 Issue 8, p1807-1816. 10p. 3 Black and White Photographs, 7 Diagrams, 4 Charts, 15 Graphs. - Publication Year :
- 2008
-
Abstract
- In this paper, gain-enhancement techniques suitable for folded cascode low-noise amplifiers (LNAs) at low-voltage operations are presented. By employing a forward bias and a capacitive divider at the body of the MOSFETs, the LNA circuit can operate at a reduced supply voltage while maintaining an enhanced gain due to suppression of the negative impact of the body transconductance. In addition, a Gm-boosting stage is introduced to further increase the LNA gain at the cost of circuit linearity. Using a standard 0.18-μm CMOS process, two folded cascode LNAs are demonstrated at the 5-GHz band based on the proposed topologies. Consuming a dc power of 1.08 mW from a 0.6-V supply voltage, the LNA with the forward-body-bias technique demonstrates a gain of 10.0 dB and a noise figure of 3.37 dB. The measured Pin-1 dB and IIP.3 are -18 and -8.6 dBm, respectively. For the LNA with a Gm-boosting feedback, a remarkable gain of 14.1 dB gain is achieved with a dc power of 1.68 mW. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 00189480
- Volume :
- 56
- Issue :
- 8
- Database :
- Academic Search Index
- Journal :
- IEEE Transactions on Microwave Theory & Techniques
- Publication Type :
- Academic Journal
- Accession number :
- 34070287
- Full Text :
- https://doi.org/10.1109/TMTT.2008.927304