Back to Search Start Over

vMask® Usage in Semiconductor Foundry Manufacturing.

Authors :
Li, Ching I.
Lai, Hsien Hsiu
Liu, Ron
Chen, Chao Chun
Wang, Y. R.
Chan, Michael
Yang, Chan Lon
Tzou, S. F.
Guo, Baonian
Jo, Sungho
Shim, Kyu-ha
Ki Kim, Youn
Henry, Todd
Source :
AIP Conference Proceedings. 11/3/2008, Vol. 1066 Issue 1, p137-140. 4p. 1 Color Photograph, 4 Graphs.
Publication Year :
2008

Abstract

Time and cost of development are key factors for the success of advanced devices. Device development requires multiple iterations of carefully designed implant splits to optimize device performance and yield. Conventional whole wafer implant splits are both time consuming and costly, due in part to the need to gain adequate statistics with the relatively high wafer to wafer variability of early stage development devices. VMASK, which provides multiple implant conditions on a single wafer, can be applied for a variety of corner splits, such as well, halo, and LDD implants to achieve target device performance and optimize process flow. By reducing the impact of variability from other process steps and the direct reduction in the number of device wafers required by a factor of four, a significant reduction in both wafer cost and cycle time can be achieved. In this paper, the benefits of VMASK were discussed and evaluated in a high volume production foundry fab and applied in the process development. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
0094243X
Volume :
1066
Issue :
1
Database :
Academic Search Index
Journal :
AIP Conference Proceedings
Publication Type :
Conference
Accession number :
35102822
Full Text :
https://doi.org/10.1063/1.3033575