Back to Search Start Over

Replacing Associative Load Queues: A Timing-Centric Approach.

Authors :
Castro, Fernando
Noor, Regana
Garg, Alok
Chaver, Daniel
Huang, Michael C.
Piñuel, Luis
Prieto, Manuel
Tirado, Francisco
Source :
IEEE Transactions on Computers. Apr2009, Vol. 58 Issue 4, p496-511. 16p.
Publication Year :
2009

Abstract

One of the main challenges of modern processor design is the implementation of a scalable and efficient mechanism to detect memory access order violations as a result of out-of-order execution. Traditional age-ordered associative load queues are complex, inefficient, and power hungry. In this paper, we introduce two new dependence checking schemes with different design tradeoffs, but both explicitly rely on timing information as a primary instrument to rule out dependence violation. Our timing-centric designs operate at a fraction of the energy cost of an associative LQ and achieve the same functionality with an insignificant performance impact on average. Studies with parallel benchmarks also show that they are equally effective and efficient in a chip-multiprocessor environment. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189340
Volume :
58
Issue :
4
Database :
Academic Search Index
Journal :
IEEE Transactions on Computers
Publication Type :
Academic Journal
Accession number :
37148020
Full Text :
https://doi.org/10.1109/TC.2008.146