Back to Search Start Over

Dual-Material Double-Gate SOI n-MOSFET: Gate Misalignment Analysis.

Authors :
Sharma, Rupendra Kumar
Gupta, Ritesh
Gupta, Mridula
Gupta, R. S.
Source :
IEEE Transactions on Electron Devices. Jun2009, Vol. 56 Issue 6, p1284-1291. 8p.
Publication Year :
2009

Abstract

The dual-material double-gate (DMDG) silicon-on-insulator (SOI) metal-oxide-semiconductor field-effect transistor (MOSFET) is the leading contender for sub-100-nm devices because it utilizes the benefits of both double-gate and dual-material-gate structures. One major issue of concern in the DMDG-MOSFET is the alignment between the top and the bottom gate that critically influences the device performance. In this paper, we have investigated the effects of gate misalignment in the DMDG SOI n-MOSFET. In this regard, analytical modeling and extensive simulations have been carried out to analyze the gate misalignment effects on device performance like surface potential, electric field, threshold voltage, subthreshold slope, drain-induced barrier lowering, drain current, and transconductance. Considering the fact that gate misalignment can occur on any side of the gate, both source- and drain-side misalignments have been discussed. Analytical and simulated results are found to be in good agreement, which authenticate our proposed model for the DMDG structure. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
56
Issue :
6
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
41024274
Full Text :
https://doi.org/10.1109/TED.2009.2019695