Back to Search Start Over

HARDWARE DESIGN AND IMPLEMENTATION OF FIXED-WIDTH STANDARD AND TRUNCATED 4×4, 6×6, 8×8 and 12×12-BIT MULTIPLIERS USING FPGA.

Authors :
Rais, Muhammad H.
Source :
AIP Conference Proceedings. 6/15/2010, Vol. 1239 Issue 1, p192-196. 5p. 10 Diagrams, 2 Charts.
Publication Year :
2010

Abstract

This paper presents Field Programmable Gate Array (FPGA) implementation of standard and truncated multipliers using Very High Speed Integrated Circuit Hardware Description Language (VHDL). Truncated multiplier is a good candidate for digital signal processing (DSP) applications such as finite impulse response (FIR) and discrete cosine transform (DCT). Remarkable reduction in FPGA resources, delay, and power can be achieved using truncated multipliers instead of standard parallel multipliers when the full precision of the standard multiplier is not required. The truncated multipliers show significant improvement as compared to standard multipliers. Results show that the anomaly in Spartan-3 AN average connection and maximum pin delay have been efficiently reduced in Virtex-4 device. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
0094243X
Volume :
1239
Issue :
1
Database :
Academic Search Index
Journal :
AIP Conference Proceedings
Publication Type :
Conference
Accession number :
51526803
Full Text :
https://doi.org/10.1063/1.3459748