Back to Search Start Over

Cross-Point Memory Array Without Cell Selectors—Device Characteristics and Data Storage Pattern Dependencies.

Authors :
Liang, Jiale
Wong, H.-S. Philip
Source :
IEEE Transactions on Electron Devices. Oct2010, Vol. 57 Issue 10, p2531-2538. 8p.
Publication Year :
2010

Abstract

Cross-point memory architecture offers high device density, yet it suffers from substantial sneak path leakages, which result in large power dissipation and a small sensing margin. The parasitic resistance associated with the interconnects further degrades the output signal and imposes an additional limitation on the maximum allowable array size. In this paper, we study the device requirements of a resistive cross-point memory array under the worst-case write and read operations. We focus on the data pattern dependence of the memory array and compare the effect of the memory cell resistance values and resistance ratio for determining the maximum array size. The number of cells in the array can reach \10^6 with a signal swing > 50% of the reading voltage when Ron is beyond 3 \M\Omega and Roff/Ron is greater than 2. A large memory cell resistance value can further reduce the power consumption, obviate the need for a large Roff/Ron ratio, and avoid the inclusion of cell selection devices. The effect of the nonlinearity of the I–V characteristics of the memory cells is also investigated. The nonlinearity calls for a substantial tradeoff between the memory cell resistance values and the resistance ratio, and must be taken into consideration for the device design. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
00189383
Volume :
57
Issue :
10
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
54015149
Full Text :
https://doi.org/10.1109/TED.2010.2062187