Back to Search Start Over

Performance evaluation and design tradeoffs of on-chip interconnect architectures

Authors :
Bakhouya, M.
Suboh, S.
Gaber, J.
El-Ghazawi, T.
Niar, S.
Source :
Simulation Modelling Practice & Theory. Jun2011, Vol. 19 Issue 6, p1496-1505. 10p.
Publication Year :
2011

Abstract

Abstract: Network-on-Chip (NoC) has been proposed as an alternative to bus-based schemes to achieve high-performance and scalability in System-on-Chip (SoC) design. Performance analysis and evaluation of on-chip interconnect architectures are widely based on simulations, which become computationally expensive, especially for large-scale NoCs. In this paper, a Network Calculus-based methodology is presented to analyze and evaluate the performance and cost metrics, such as latency and energy consumption. The 2D Mesh, Spidergong, and WK-Recursive on-chip interconnect architectures are analyzed using this methodology and results are compared with those produced using simulations. The values obtained by simulations and by analysis show similar trends in the same order of magnitude. Furthermore, WK outperforms the other on-chip interconnects in all considered metrics. [Copyright &y& Elsevier]

Details

Language :
English
ISSN :
1569190X
Volume :
19
Issue :
6
Database :
Academic Search Index
Journal :
Simulation Modelling Practice & Theory
Publication Type :
Academic Journal
Accession number :
60521208
Full Text :
https://doi.org/10.1016/j.simpat.2010.10.008