Back to Search Start Over

Frequent Item Computation on a Chip.

Authors :
Teubner, Jens
Muller, Rene
Alonso, Gustavo
Source :
IEEE Transactions on Knowledge & Data Engineering. Aug2011, Vol. 23 Issue 8, p1169-1181. 0p.
Publication Year :
2011

Abstract

Computing frequent items is an important problem by itself and as a subroutine in several data mining algorithms. In this paper, we explore how to accelerate the computation of frequent items using field-programmable gate arrays (FPGAs) with a threefold goal: increase performance over existing solutions, reduce energy consumption over CPU-based systems, and explore the design space in detail as the constraints on FPGAs are very different from those of traditional software-based systems. We discuss three design alternatives, each one of them exploiting different FPGA features and each one providing different performance/scalability trade-offs. An important result of the paper is to demonstrate how the inherent massive parallelism of FPGAs can improve performance of existing algorithms but only after a fundamental redesign of the algorithms. Our experimental results show that, e.g., the pipelined solution we introduce can reach more than 100 million tuples per second of sustained throughput (four times the best available results to date) by making use of techniques that are not available to CPU-based solutions. Moreover, and unlike in software approaches, the high throughput is independent of the skew of the Zipf distribution of the input and at a far lower energy cost. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
10414347
Volume :
23
Issue :
8
Database :
Academic Search Index
Journal :
IEEE Transactions on Knowledge & Data Engineering
Publication Type :
Academic Journal
Accession number :
61751328
Full Text :
https://doi.org/10.1109/TKDE.2010.216