Back to Search Start Over

Monolithic 3-D Integration of SRAM and Image Sensor Using Two Layers of Single-Grain Silicon.

Authors :
Derakhshandeh, Jaber
Golshani, Negin
Ishihara, Ryoichi
Tajari Mofrad, Mohammad Reza
Robertson, Michael
Morrison, Thomas
Beenakker, C. I. M.
Source :
IEEE Transactions on Electron Devices. Nov2011, Vol. 58 Issue 11, p3954-3961. 8p.
Publication Year :
2011

Abstract

In this paper, we report monolithic integration of two single-grain silicon layers for static random access memory (SRAM) and image sensor applications. A 12 \times 28 silicon lateral photodiode array with a 25-\mu\m pixel size prepared on top of a three-transistor readout circuit with individual outputs for every pixel is demonstrated. 6T SRAM cells with two layers of stacked transistors were prepared to compare the performance and area of each cell in different configurations. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
00189383
Volume :
58
Issue :
11
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
66815815
Full Text :
https://doi.org/10.1109/TED.2011.2163720