Back to Search Start Over

Hardening Techniques for MRAM-Based Nonvolatile Latches and Logic.

Authors :
Lakys, Yahya
Zhao, Weisheng S.
Klein, Jacques-Olivier
Chappert, Claude
Source :
IEEE Transactions on Nuclear Science. Apr2012 Part 2, Vol. 59 Issue 4, p1136-1141. 6p.
Publication Year :
2012

Abstract

Magnetic RAM (MRAM) is considered as a promising nonvolatile memory technology for aerospace and avionic electronics thanks to its intrinsic hardness to radiation. Data is stored on the spin direction “up” and “down” of electrons instead of positive and negative charge. Thanks to its fast speed, easy integration with CMOS and infinite endurance, MRAM has been proposed to build up nonvolatile latches and logic circuits to overcome the power challenge of conventional CMOS circuits. However, they are vulnerable to single event effects (SEE) due to their CMOS peripheral circuits. Hardening techniques to mitigate SEE are described in this paper. A new design of Radhard MRAM latch is firstly presented. TMR technique is then implemented on configurable logic block (CLB) to mitigate SET on data paths. By using 65 nm design kit and an MRAM compact model, hybrid simulations have been done to demonstrate the radiation hardness and performance. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189499
Volume :
59
Issue :
4
Database :
Academic Search Index
Journal :
IEEE Transactions on Nuclear Science
Publication Type :
Academic Journal
Accession number :
84489210
Full Text :
https://doi.org/10.1109/TNS.2012.2195677