Back to Search Start Over

A Reconfigurable and Power-Scalable 10–12 Bit 0.4–44 MS/s Pipelined ADC With 0.35–0.5 pJ/Step in 1.2 V 90 nm Digital CMOS.

Authors :
Taherzadeh-Sani, Mohammad
Hamoui, Anas A.
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers. Jan2013, Vol. 60 Issue 1, p74-83. 10p.
Publication Year :
2013

Abstract

A pipelined ADC, reconfigurable over bandwidths of 0.2–22 MHz (sampling frequencies of 0.4–44 MS/s) and resolutions of 10–12 bits, is described for applications in multi-standard wireless terminals. Fabricated in a 1.2-V 90-nm digital CMOS technology, this ADC achieves low power (figure-of-merit of FOM=0.35 to 0.5 pJ per A/D conversion step) over its full bandwidth-resolution range. Accordingly, compared to state-of-the-art power-efficient reconfigurable pipelined ADCs, this ADC provides a larger bandwidth-resolution reconfigurability space, while maintaining a highly competitive FOM over this entire space. To achieve such low-power performance in a low-voltage nanometer CMOS process, this work utilizes: 1) a current-scalable frequency-compensation technique to design low-power current-scalable two-stage opamps; 2) a switched-capacitor technique to design dynamic comparators with low input capacitance (input-loading effect); and 3) a low-power digital background gain-calibration technique. The large bandwidth and resolution reconfigurability ranges are achieved using current-scaling and stage-bypass techniques, respectively. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
15498328
Volume :
60
Issue :
1
Database :
Academic Search Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
84675111
Full Text :
https://doi.org/10.1109/TCSI.2012.2215712