Back to Search Start Over

A 20 Gb/s Clock and Data Recovery With a Ping-Pong Delay Line for Unlimited Phase Shifting in 65 nm CMOS Process.

Authors :
Kwak, Young-Ho
Kim, Yongtae
Hwang, Sewook
Kim, Chulwoo
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers. Feb2013, Vol. 60 Issue 2, p303-313. 11p.
Publication Year :
2013

Abstract

This paper describes a 20 Gb/s receiver with a DLL-based CDR, which uses a proposed Ping-Pong delay line (PPDL) in order to ameliorate the limited operating range problem of the DLL. The unlimited phase shifting algorithm with the PPDL extends the tracking range of the DLL-based CDR. The PPDL correlates two variable delay lines and swaps each other whenever one of them reaches its operational limit. The chip occupies 0.24 mm^2 in 65 nm CMOS process. The power efficiency of the data transfer is 8.46 mW/Gb/s. The measured jitter of the 5 GHz clock is 1.125 psrms and the data eye opening is 0.613UI. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15498328
Volume :
60
Issue :
2
Database :
Academic Search Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
85169720
Full Text :
https://doi.org/10.1109/TCSI.2012.2215781