Back to Search Start Over

Architectures and Circuit Techniques for Multi-Purpose Digital Phase Lock Loops.

Authors :
Nagaraj, Krishnaswamy
Kamath, Anant S.
Subburaj, Karthik
Chattopadhyay, Biman
Nayak, Gopalkrishna
Evani, Satya Sai
Nayak, Neeraj P.
Prathapan, Indu
Zhang, Frank
Haroun, Baher
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers. Mar2013, Vol. 60 Issue 3, p517-528. 12p.
Publication Year :
2013

Abstract

This paper discusses novel architectures and circuit techniques for DPLLs. These include: methods to have a wide temperature range in the digitally controlled oscillator (DCO) for ring-oscillator based DPLLs, re-circulating time to digital converter (TDC) architecture to support a large input phase error range, efficient, modular, divider architectures that provide 50% output duty cycle, while allowing dynamic programmability of the division ratio, and fractional DPLL approaches for spur cancellation and low power operation. The techniques described in the paper have been used to build DPLLs for serializer-deserializer (SerDes), processor clock generation, and wireless connectivity applications in 65 nm and 45 nm CMOS. These implementations are briefly discussed and representative silicon results are presented. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15498328
Volume :
60
Issue :
3
Database :
Academic Search Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
85920988
Full Text :
https://doi.org/10.1109/TCSI.2013.2246311