Back to Search Start Over

ENERGY ESTIMATION FOR n-INPUT ADIABATIC LOGIC GATE: A PROPOSED ANALYTICAL MODEL.

Authors :
KANUNGO, JITENDRA
DASGUPTA, S.
Source :
Journal of Circuits, Systems & Computers. Jun2013, Vol. 22 Issue 5, p-1. 19p. 3 Diagrams, 3 Charts, 4 Graphs.
Publication Year :
2013

Abstract

In this paper, an analytical model is proposed to estimate the energy consumption of n-input adiabatic logic gate. The model is based on RC linearization of the adiabatic circuit network. To validate the model expressions, simulations are carried out at 90 nm technology node using the Cadence Spectre simulator. Model validates with simulation results at a maximum error equals to 9.94%. Model expressions are also applied in comparison of energy performance of adiabatic logic and conventional CMOS logic. Proposed research work suggests the operating conditions which makes the adiabatic logic more energy efficient than conventional CMOS logic. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02181266
Volume :
22
Issue :
5
Database :
Academic Search Index
Journal :
Journal of Circuits, Systems & Computers
Publication Type :
Academic Journal
Accession number :
87517554
Full Text :
https://doi.org/10.1142/S0218126613500370