Back to Search Start Over

Power-Rail ESD Clamp Circuit With Diode-String ESD Detection to Overcome the Gate Leakage Current in a 40-nm CMOS Process.

Authors :
Altolaguirre, Federico Agustin
Ker, Ming-Dou
Source :
IEEE Transactions on Electron Devices. Oct2013, Vol. 60 Issue 10, p3500-3507. 8p.
Publication Year :
2013

Abstract

A new silicon controlled rectifier-based power-rail electrostatic discharge (ESD) clamp circuit was proposed with a novel trigger circuit that has very low leakage current in a small layout area for implementation. This circuit was successfully verified in a 40-nm CMOS process by using only low-voltage devices. The novel trigger circuit uses a diode-string based level-sensing ESD detection circuit, but not using MOS capacitor, which has very large leakage current. Moreover, the leakage current on the ESD detection circuit is further reduced, adding a diode in series with the trigger transistor. By combining these two techniques, the total silicon area of the power-rail ESD clamp circuit can be reduced three times, whereas the leakage current is three orders of magnitude smaller than that of the traditional design. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189383
Volume :
60
Issue :
10
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
90677681
Full Text :
https://doi.org/10.1109/TED.2013.2274701