Back to Search Start Over

A Multichannel Serial Link Receiver With Dual-Loop Clock-and-Data Recovery and Channel Equalization.

Authors :
Kalantari, Nader
Buckwalter, James F.
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers. Nov2013, Vol. 60 Issue 11, p2920-2931. 12p.
Publication Year :
2013

Abstract

This paper presents a four channel receiver for high-speed signal conditioning. Each channel consists of a continuous time linear equalizer (CTLE) and a dual loop CDR with phase-interpolator. All channels share a single PLL that generates and distributes quadrature clock phases to each CDR for data recovery. Clock amplitude, phase INL and phase DNL are derived for IQ phase error and predict phase-dependent jitter contributions to the recovered clock. The multilane receiver was designed in 130-nm CMOS technology. The die occupies an area of 1930 \mu m by 1250 \mu m and consumes 67.9 mW per channel. It achieves a maximum data rate of 7 Gbps per channel for 0 and \pm 200~ppm clock frequency deviation. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
15498328
Volume :
60
Issue :
11
Database :
Academic Search Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
95452084
Full Text :
https://doi.org/10.1109/TCSI.2013.2256172