Back to Search Start Over

An Efficient Partial-Sum Network Architecture for Semi-Parallel Polar Codes Decoder Implementation.

Authors :
Fan, YouZhe
Tsui, Chi-ying
Source :
IEEE Transactions on Signal Processing. Jun2014, Vol. 62 Issue 12, p3165-3179. 15p.
Publication Year :
2014

Abstract

Polar codes have recently received a lot of attention because of their capacity-achieving performance and low encoding and decoding complexity. The performance of the successive cancellation decoder (SCD) of the polar codes highly depends on that of the partial-sum network (PSN) implementation. Hence, in this work, an efficient PSN architecture is proposed, based on the properties of polar codes. First, a new partial-sum updating algorithm and the corresponding PSN architecture are introduced which achieve a delay performance independent of the code length. Moreover, the area complexity is also reduced. Second, for a high-performance and area-efficient semi-parallel SCD implementation, a folded PSN architecture is presented to integrate seamlessly with the folded processing element architecture. This is achieved by using a novel folded decoding schedule. As a result, both the critical path delay and the area (excluding the memory for folding) of the semi-parallel SCD are approximately constant for a large range of code lengths. The proposed designs are implemented in both FPGA and ASIC and compared with the existing designs. Experimental result shows that for polar codes with large code length, the decoding throughput is improved by more than 1.05 times and the area is reduced by as much as 50.4%, compared with the state-of-the-art designs. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
1053587X
Volume :
62
Issue :
12
Database :
Academic Search Index
Journal :
IEEE Transactions on Signal Processing
Publication Type :
Academic Journal
Accession number :
96209074
Full Text :
https://doi.org/10.1109/TSP.2014.2319773