Back to Search
Start Over
Hardware-efficient common-feedback Markov-random-field probabilistic-based noise-tolerant VLSI circuits.
- Source :
-
Integration: The VLSI Journal . Sep2014, Vol. 47 Issue 4, p431-442. 12p. - Publication Year :
- 2014
-
Abstract
- Abstract: As the size of CMOS devices is scaled down to lower the power consumption and space occupied on the chip to the nano-scale, unfortunately, noise is not reduced accordingly. As a result, interference due to noise can significantly affect circuit performance and operation. Since noises are random and dynamic in nature, probabilistic noise-tolerant approaches are more desirable to handle this problem. However, trade-offs between hardware complexity and noise-tolerance are severe design challenges in the probabilistic-based noise-tolerant approaches. In this paper, we proposed a cost-effective common-feedback probabilistic-based noise-tolerant VLSI circuit based on Markov random field (MRF) theory. We proposed a common latch feedback method to lower the hardware complexity. To further enhance the noise-tolerant ability, the common latch feedback technique is combined with Schmitt trigger. To demonstrate the proof-of-concept design, a 16-bit carry-lookahead adder was implemented in the TSMC 90nm CMOS process technology. As compared with the state-of-art master-and-slave MRF design, the experimental results show that not only the transistor count can be saved by 20%, the noise-tolerant performance can also be enhanced from 18.1dB to 24.2dB in the proposed common feedback MRF design. [Copyright &y& Elsevier]
Details
- Language :
- English
- ISSN :
- 01679260
- Volume :
- 47
- Issue :
- 4
- Database :
- Academic Search Index
- Journal :
- Integration: The VLSI Journal
- Publication Type :
- Academic Journal
- Accession number :
- 96784443
- Full Text :
- https://doi.org/10.1016/j.vlsi.2013.12.003