Back to Search Start Over

Gate Stack Resistance and Limits to CMOS Logic Performance.

Authors :
Wachnik, Richard A.
Lee, Sungjae
Pan, Li-Hong
Li, Hongmei
Lu, Ning
Wang, Jing
Bernicot, Christophe
Bingert, Raphael
Randall, Mai
Springer, Scott K.
Putnam, Christopher S.
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers. Aug2014, Vol. 61 Issue 8, p2318-2325. 8p.
Publication Year :
2014

Abstract

The input resistance of CMOS circuits is a measurable limit on the performance of typical static CMOS logic gates. A survey of measured data from five generations of CMOS technology including polysilicon oxynitride gate first stacks (P-SiON), high K metal gate first stacks (GF), and high K replacement metal gate stacks (RMG) shows a trend of increasing gate resistance. We show DC and RF measurements may be analyzed to determine horizontal and vertical components of gate resistance in terms of scalable parameters and the sum of these components may be represented by a compact scalable equation representing total gate resistance. Measured noise data supports this decomposition. Gate resistance increases at advanced nodes and affects typical logic performance of a 20 nm replacement gate technology. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15498328
Volume :
61
Issue :
8
Database :
Academic Search Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
98013725
Full Text :
https://doi.org/10.1109/TCSI.2014.2321199