Back to Search Start Over

A 3.7 mW Low-Noise Wide-Bandwidth 4.5 GHz Digital Fractional-N PLL Using Time Amplifier-Based TDC.

Authors :
Elkholy, Ahmed
Anand, Tejasvi
Choi, Woo-Seok
Elshazly, Amr
Hanumolu, Pavan Kumar
Source :
IEEE Journal of Solid-State Circuits; Apr2015, Vol. 50 Issue 4, p867-881, 15p
Publication Year :
2015

Abstract

A digital fractional-N PLL that employs a high resolution TDC and a truly \Delta \Sigma fractional divider to achieve low in-band noise with a wide bandwidth is presented. The fractional divider employs a digital-to-time converter (DTC) to cancel out \Delta \Sigma quantization noise in time domain, thus alleviating TDC dynamic range requirements. The proposed digital architecture adopts a narrow range low-power time-amplifier based TDC (TA-TDC) to achieve sub 1 ps resolution. By using TA-TDC in place of a BBPD, the limit cycle behavior that plagues BB-PLLs is greatly suppressed by the TA-TDC, thus permitting wide PLL bandwidth. The proposed architecture is also less susceptible to DTC nonlinearity and has faster settling and tracking behavior compared to a BB-PLL. Fabricated in 65 nm CMOS process, the prototype PLL achieves better than -106 dBc/Hz in-band noise and 3 MHz PLL bandwidth at 4.5 GHz output frequency using 50 MHz reference. The PLL consumes 3.7 mW and achieves better than 490 fs rms integrated jitter. This translates to a FoM J of -240.5 dB, which is the best among the reported fractional-N PLLs. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189200
Volume :
50
Issue :
4
Database :
Complementary Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Academic Journal
Accession number :
101807319
Full Text :
https://doi.org/10.1109/JSSC.2014.2385753