Back to Search Start Over

A capacitor-less LDO regulator with dynamic transconductance enhancement technique.

Authors :
Ming, Xin
Li, Nie
Zhang, Xiao-min
Lu, Yang
Zhou, Ze-kun
Wang, Zhuo
Source :
Analog Integrated Circuits & Signal Processing; Sep2015, Vol. 84 Issue 3, p433-444, 12p
Publication Year :
2015

Abstract

A current-efficient, capacitor-less low-dropout regulator (LDO) with fast-transient response for portable applications is presented in this paper. It makes use of an adaptively biased common-gate amplifier to extend loop bandwidth of the LDO at heavy loads. Moreover, a dynamic transconductance enhancement circuit based on capacitive coupling detects rapid voltage spikes at the output, providing an extra large current to charge or discharge the gate capacitance of power transistor momentarily during transient. The proposed circuit has been implemented in a 0.35 µm standard CMOS process. Experimental results show that this fully-integrated LDO can deliver 100 mA load current at 200 mV dropout voltage. It only consumes 15 μA quiescent current and is able to recover within 1 µs under the maximum load current change, with undershoot/overshoot voltages controlled below 250 mV. Loop stability is kept well at light loads ( I = 100 μA) even when a 100 pF output-parasitic capacitor is applied. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
09251030
Volume :
84
Issue :
3
Database :
Complementary Index
Journal :
Analog Integrated Circuits & Signal Processing
Publication Type :
Academic Journal
Accession number :
108742857
Full Text :
https://doi.org/10.1007/s10470-015-0602-3