Back to Search Start Over

Multilevel Inverter Topologies With Reduced Device Count: A Review.

Authors :
Gupta, Krishna Kumar
Ranjan, Alekh
Bhatnagar, Pallavee
Sahu, Lalit Kumar
Jain, Shailendra
Source :
IEEE Transactions on Power Electronics; Jan2016, Vol. 31 Issue 1, p135-151, 17p
Publication Year :
2016

Abstract

Multilevel inverters have created a new wave of interest in industry and research. While the classical topologies have proved to be a viable alternative in a wide range of high-power medium-voltage applications, there has been an active interest in the evolution of newer topologies. Reduction in overall part count as compared to the classical topologies has been an important objective in the recently introduced topologies. In this paper, some of the recently proposed multilevel inverter topologies with reduced power switch count are reviewed and analyzed. The paper will serve as an introduction and an update to these topologies, both in terms of the qualitative and quantitative parameters. Also, it takes into account the challenges which arise when an attempt is made to reduce the device count. Based on a detailed comparison of these topologies as presented in this paper, appropriate multilevel solution can be arrived at for a given application. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
08858993
Volume :
31
Issue :
1
Database :
Complementary Index
Journal :
IEEE Transactions on Power Electronics
Publication Type :
Academic Journal
Accession number :
110834521
Full Text :
https://doi.org/10.1109/TPEL.2015.2405012