Back to Search Start Over

Design Techniques for a 60 Gb/s 173 mW Wireline Receiver Frontend in 65 nm CMOS Technology.

Authors :
Han, Jaeduk
Lu, Yue
Sutardja, Nicholas
Jung, Kwangmo
Alon, Elad
Source :
IEEE Journal of Solid-State Circuits; Apr2016, Vol. 51 Issue 4, p871-880, 10p
Publication Year :
2016

Abstract

Design techniques for a complete 60 Gb/s receiver frontend with equalization, output slicing/demultiplexing, and clocking capabilities are described. Current integration combined with a cascode gate-voltage bias gain-control technique enables energy-efficient implementation of CTLE, FFE, and DFE circuits while operating near the speed limits of the technology. Despite following the DFE that has already in principle sliced the data, adaptive error-sampling requires high gain to resolve small residual error signals—this challenge is addressed by the addition of interleaved, offset-canceled deserializing samplers. Clock generation as well as distribution circuits are implemented to complete the receiver frontend. The proposed 65 nm CMOS receiver operates at 60 Gb/s, consuming 173 mW from 1.2 V and 1.0 V supplies. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
00189200
Volume :
51
Issue :
4
Database :
Complementary Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Academic Journal
Accession number :
114532742
Full Text :
https://doi.org/10.1109/JSSC.2016.2519389