Back to Search Start Over

UTPlaceF: A Routability-Driven FPGA Placer With Physical and Congestion Aware Packing.

Authors :
Li, Wuxi
Dhar, Shounak
Pan, David Z.
Source :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems; Apr2018, Vol. 37 Issue 4, p869-882, 14p
Publication Year :
2018

Abstract

Field programmable gate array (FPGA) packing and placement without routability consideration could lead to unroutable results for high-utilization designs. Conventional FPGA packing and placement approaches are shown to have severe difficulties to yield good routability. In this paper, we propose an FPGA packing and placement engine called UTPlaceF that simultaneously optimizes wirelength and routability. A novel physical and congestion aware packing algorithm and a hierarchical detailed placement technique are proposed. UTPlaceF outperforms state-of-the-art FPGA placers simultaneously in runtime and solution quality on International Symposium on Physical Design (ISPD) 2016 benchmark suite. Compared with the top three winners of ISPD’16 FPGA placement contest, UTPlaceF can deliver 6.2%, 11.6%, and 29.1% better routed wirelength with shorter runtime. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02780070
Volume :
37
Issue :
4
Database :
Complementary Index
Journal :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems
Publication Type :
Academic Journal
Accession number :
128555068
Full Text :
https://doi.org/10.1109/TCAD.2017.2729349