Back to Search Start Over

Low-Power Noise-Immune Nanoscale Circuit Design Using Coding-Based Partial MRF Method.

Authors :
Li, Yan
Li, Yufeng
Wey, I-Chyn
Hu, Jianhao
Yang, Fan
Zeng, Xuan
Jiang, Xiaoxue
Chen, Jie
Source :
IEEE Journal of Solid-State Circuits; Aug2018, Vol. 53 Issue 8, p2389-2398, 10p
Publication Year :
2018

Abstract

Reliability is one of the major concerns for ultralow power circuit designs. Markov random field (MRF) techniques have been applied to logic circuits to resist random noise when operating under ultralow supply voltage or sub-threshold voltage. Although conventional MRF networks can be easily mapped onto simple logic circuits, it becomes difficult when the circuits are large and complex. In this paper, we present a general coding-based partial MRF (CPMRF) method for multi-logic operations in one basic unit, which is referred to as a CPMRF pair. A CPMRF pair saves circuit area by sharing a common MRF network. It also inherits noise immunity from the MRF theory while obtaining noise immunity from the coding structure as a combination of robust ā€œ1sā€ and ā€œ0s.ā€ The resulting architectures become more cost effective than conventional ones. To validate the performance of our proof-of-concept design, we fabricated a carry-lookahead adder implemented by the proposed CPMRF pairs using IBM 130-nm CMOS technology. Measurement results indicate that the CPMRF CLA can achieve high noise tolerance with 20% improvement while occupying 37.7% less area and reducing power consumption by 93% compared with the master-and-slave MRF CLA design. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189200
Volume :
53
Issue :
8
Database :
Complementary Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Academic Journal
Accession number :
130886485
Full Text :
https://doi.org/10.1109/JSSC.2018.2834464