Back to Search
Start Over
Investigation of Erase Cycling Induced TSG Vt Shift in 3D NAND Flash Memory.
- Source :
- IEEE Electron Device Letters; Jan2019, Vol. 40 Issue 1, p21-23, 3p
- Publication Year :
- 2019
-
Abstract
- Erase cycling induced Vt shift of top select gate transistor (TSG) and its physical mechanism are studied in 3D NAND flash memory. It is found that the distribution of TSG Vt shifts higher during memory cells erase cycling. Furthermore, the TSG Vt shift can recover after the removal of cycling stress. A physical model of trap generation induced by hot holes is proposed for above observations. It is considered that hot holes generated by high channel potential gradient during erase can break the $\equiv $ Si–H bonds at the poly-Si grain boundary and the poly-Si/SiO2 interface, causing TSG Vt tail shift and parallel shift, respectively. And the degradation can recover due to re-passivation of $\equiv $ Si–H bonds after stress removal. A TSG bias optimization scheme is demonstrated to reduce the hot holes generation and suppress the TSG abnormal Vt shift during cell erase cycling. [ABSTRACT FROM AUTHOR]
- Subjects :
- SILICA
HOT carriers
POTENTIAL theory (Physics)
Subjects
Details
- Language :
- English
- ISSN :
- 07413106
- Volume :
- 40
- Issue :
- 1
- Database :
- Complementary Index
- Journal :
- IEEE Electron Device Letters
- Publication Type :
- Academic Journal
- Accession number :
- 134123167
- Full Text :
- https://doi.org/10.1109/LED.2018.2883770