Back to Search Start Over

A Subharmonic Switching Digital Power Amplifier for Power Back-Off Efficiency Enhancement.

Authors :
Zhang, Aoyang
Chen, Mike Shuo-Wei
Source :
IEEE Journal of Solid-State Circuits; Apr2019, Vol. 54 Issue 4, p1017-1028, 12p
Publication Year :
2019

Abstract

This paper presents a subharmonic switching (SHS) digital power amplifier (PA) architecture that enhances power efficiency in the power back-off (PBO) region. The proposed technique can be combined with the class-G operation. By using either SHS or dual-power supply switching, it can provide several peak efficiency points, located at 0, −3.5, −9.5, and, −13 dB PBO. By judiciously choosing the optimal operation mode between SHS and dual supplies for each PA cell at different output power levels, we can further improve the efficiency between peaks. The SHS PA prototype is implemented with a switched-capacitor PA (SCPA) architecture in 65-nm CMOS to validate the effectiveness of the proposed technique, which achieves a 26.8-dBm peak output power with a 49.3% peak drain efficiency (DE) at 2.25 GHz and a 27% DE at −13-dB PBO. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189200
Volume :
54
Issue :
4
Database :
Complementary Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Academic Journal
Accession number :
135659980
Full Text :
https://doi.org/10.1109/JSSC.2019.2893534