Back to Search Start Over

Marker Layout for Optimizing the Overlay Alignment in a Photolithography Process.

Authors :
Lee, Ki Bum
Kim, Chang Ouk
Source :
IEEE Transactions on Semiconductor Manufacturing; May2019, Vol. 32 Issue 2, p212-219, 8p
Publication Year :
2019

Abstract

In the photolithography process of wafer fabrication, a mask pattern is transferred to a wafer in a layer-by-layer fashion, and the pattern alignment of adjacent layers is critical to the wafer yield. To enhance the alignment precision, an overlay metrology system measures the overlay error at some markers on the wafer, and the error information is used for constructing an overlay correction model. During the overlay alignment, the layout of the markers has a significant impact on the correction of the overlay error. After the maximum number of available markers has been determined based on the quality and turn-around time of the target device, the positions of those markers should be determined in such a way that the overlay error correction model shows robust performance for future wafers. In this paper, we propose a sparse particle swarm optimization algorithm to find an optimal marker layout in terms of robust performance characterized by the overlay error prediction and irregularity of marker positions. In the experiment, the performance of the marker layouts suggested by several search algorithms was tested on three different layers, and the proposed algorithm demonstrated superiority over the other algorithms. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
08946507
Volume :
32
Issue :
2
Database :
Complementary Index
Journal :
IEEE Transactions on Semiconductor Manufacturing
Publication Type :
Academic Journal
Accession number :
136254224
Full Text :
https://doi.org/10.1109/TSM.2019.2907790