Back to Search Start Over

Multiple Node Upset-Tolerant Latch Design.

Authors :
Liu, Xin
Source :
IEEE Transactions on Device & Materials Reliability; Jun2019, Vol. 19 Issue 2, p387-392, 6p
Publication Year :
2019

Abstract

This paper proposes a general method for the design of multiple node upset (MNU)-tolerant latches. First, two double node upset (DNU)-tolerant latches and one triple node upset (TNU)-tolerant latch are introduced. These proposed latches are highly resilient to DNUs and TNUs in terms of their output nodes. Then, a generalized MNU-tolerant latch structure is introduced based on the construction features of these latches. Massive Hspice simulations using silicon-on-insulator (SOI) technology indicate that none of the proposed latches would output an unrecoverable error. Finally, we compare our latches to the designs in other reports. The DNU-tolerant latch, DNUTL-1, demonstrates considerable advantages in terms of the area, propagation delay, power, and the delay-power-area product. Moreover, the DNUTL-1 master–slave flip-flop has good performance in setup time, hold time, and latching window. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15304388
Volume :
19
Issue :
2
Database :
Complementary Index
Journal :
IEEE Transactions on Device & Materials Reliability
Publication Type :
Academic Journal
Accession number :
136890459
Full Text :
https://doi.org/10.1109/TDMR.2019.2912811