Back to Search Start Over

76-dB DR, 48 fJ/Step Second-Order VCO-Based Current-to-Digital Converter.

Authors :
Jayaraj, Akshay
Danesh, Mohammadhadi
Tannirkulam Chandrasekaran, Sanjeev
Sanyal, Arindam
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers; Apr2020, Vol. 67 Issue 4, p1149-1157, 9p
Publication Year :
2020

Abstract

A continuous-time (CT) second-order $\Delta \Sigma $ current-to-digital converter (CDC) is presented in this paper. The proposed CDC uses two current-controlled ring oscillators as phase-domain integrators to achieve second-order quantization noise shaping. The proposed CDC uses a current-reuse architecture in which the feedback digital-to-analog converter (DAC) is used to bias the first integrator which results in significant power and noise reduction compared to previous prototype. Excess loop delay in the proposed CDC is countered through judicious selection of loop parameters and no auxiliary DAC is used for loop delay compensation. A prototype CDC is implemented in 65nm CMOS and achieves 76dB dynamic range at a bandwidth of 0.2MHz from 1V supply with a walden FoM of 48fJ/step which is $9\times $ improvement on the state-of-the-art. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15498328
Volume :
67
Issue :
4
Database :
Complementary Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
142470910
Full Text :
https://doi.org/10.1109/TCSI.2019.2941956