Back to Search Start Over

A Sub-fs-FoM Digital LDO Using PMOS and NMOS Arrays With Fully Integrated 7.2-pF Total Capacitance.

Authors :
Maeng, Junyoung
Shim, Minseob
Jeong, Junwon
Park, Inho
Park, Yunsoo
Kim, Chulwoo
Source :
IEEE Journal of Solid-State Circuits; Jun2020, Vol. 55 Issue 6, p1624-1636, 13p
Publication Year :
2020

Abstract

A digital low-dropout (DLDO) regulator using p-type MOS (PMOS) and n-type MOS (NMOS) switches is proposed to achieve a sub-fs speed figure-of-merit (FoM) by reducing the total capacitance ($C_{\mathrm {TOT}}$) and accomplishing a comparable output voltage droop ($\Delta V_{\mathrm {OUT}}$) during a load transition. The proposed DLDO uses the segmented PMOS switches to fully turn on the NMOS array, which strengthens the intrinsic NMOS loop and maintains the undershoot and overshoot voltages of 88 and 42 mV, respectively, during an 88.4-mA load transition. In addition, with the aid of the proposed voltage doubler (VD)-based periodically refreshed level shifter (PRLS), the total capacitance of DLDO to drive NMOS array is reduced to 7.2 pF, which is 3.3 $\times $ smaller than that of previous work, extending the input voltage ($V_{\mathrm {IN}}$) and load current ($I_{\mathrm {LOAD}}$) ranges up to 0.9 V and 140 mA, respectively. The proposed DLDO is fabricated using a 28-nm CMOS process and achieves a 0.12-fs speed FoM that is 42.5 $\times $ smaller than the state-of-the-art designs. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189200
Volume :
55
Issue :
6
Database :
Complementary Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Academic Journal
Accession number :
143495291
Full Text :
https://doi.org/10.1109/JSSC.2019.2952132