Back to Search Start Over

Efficient VLSI Architectures for Coupled-Layered Regenerating Codes.

Authors :
Zhang, Xinmiao
Xie, Zhenshan
Source :
IEEE Transactions on Circuits & Systems. Part II: Express Briefs; Oct2020, Vol. 67 Issue 10, p1869-1873, 5p
Publication Year :
2020

Abstract

To enable the continued scaling of distributed storage, failure recovery schemes that have low latency and low redundancy are indispensable. Minimum storage regenerating (MSR) codes have been developed to achieve this goal. Compared to other MSR codes, the recent coupled-layered (Clay) codes have many advantages such as low sub-packetization level, small finite field for construction, and uniform repair bandwidth over data and parities. This brief proposes efficient VLSI architectures for Clay encoder and decoder. Through exploiting subfield elements of finite fields, the logic complexity is substantially lowered. Additionally, the buffer size is reduced by optimizing the coupling scheme. For an example Clay code with (n,k)=(6,4), the proposed designs achieve 12% and 24% logic complexity reduction on the encoder and decoder, respectively, under the same timing constraint. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15497747
Volume :
67
Issue :
10
Database :
Complementary Index
Journal :
IEEE Transactions on Circuits & Systems. Part II: Express Briefs
Publication Type :
Academic Journal
Accession number :
146078866
Full Text :
https://doi.org/10.1109/TCSII.2019.2953207