Back to Search Start Over

Methodology and comparative design of an efficient 4‐bit encoder with bubble error corrector for 1‐GSPS flash type ADC.

Authors :
Hussain, Sarfraz
Kumar, Rajesh
Trivedi, Gaurav
Source :
IET Circuits, Devices & Systems (Wiley-Blackwell); Aug2020, Vol. 14 Issue 5, p629-639, 11p
Publication Year :
2020

Abstract

The design of a 4‐bit encoder with a bubble error correction of first order is described in this study. Since encoder restricts speed of the flash analogue‐to‐digital converter (ADC), therefore, an improved and faster encoder is an essential requirement to push its limits. Encoder is divided into two parts: one‐hot code generator [or bubble error corrector (BEC)] and binary encoder. Binary encoder proposed in this study is the modified Fat‐Tree encoder of types I and II. Three types of BECs which have been compared in this study are OR gate based, NAND gate based and the proposed BEC. The proposed BEC consumes less power and provides better speed as compared to NAND based and OR gate based BECs. It can be further employed for higher order bubble correction as well. The proposed BEC consumes dynamic power of 87.071 μW and leakage power of 18.3563 pW exhibiting the delay of 38.3 ps with 1.8 V supply voltage and 1 GHz clock frequency. It has a power‐delay product of 3.335 fJ, energy‐delay product of 127.7305 Js and an intrinsic area of 4.753 mm2. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
1751858X
Volume :
14
Issue :
5
Database :
Complementary Index
Journal :
IET Circuits, Devices & Systems (Wiley-Blackwell)
Publication Type :
Academic Journal
Accession number :
148144547
Full Text :
https://doi.org/10.1049/iet-cds.2019.0499