Back to Search Start Over

Fast digital foreground gain error calibration for pipelined ADC.

Authors :
Kaur, Jupinder
Prabhakar, Prince
Singh, Anil
Agarwal, Alpana
Source :
IET Circuits, Devices & Systems (Wiley-Blackwell); Mar2019, Vol. 13 Issue 2, p219-225, 7p
Publication Year :
2019

Abstract

Here, a fast digital foreground calibration technique to calibrate the gain error in the pipelined analogue‐to‐digital converter (ADC) is proposed. The technique suggested uses maximum reference value of the ADC along with least mean squares adaptive algorithm to compensate the gain error. It avoids the use of slow but accurate reference ADC, thus saving area, power, and design efforts. The proposed calibration algorithm is implemented in Xilinx Artix‐7 FPGA kit to show the effectiveness of the algorithm. After calibration, differential non‐linearity improves by 30% and integral non‐linearity reduces from values +60/−60 LSB to +0.77/–0.77 LSB. Also, signal to noise and distortion ratio and spurious‐free dynamic range improve significantly from 35.9193 and 36.7348 to 75.3619 and 82.2884 dB, respectively, after calibration. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
1751858X
Volume :
13
Issue :
2
Database :
Complementary Index
Journal :
IET Circuits, Devices & Systems (Wiley-Blackwell)
Publication Type :
Academic Journal
Accession number :
148146469
Full Text :
https://doi.org/10.1049/iet-cds.2018.5230