Back to Search Start Over

Quadruple throughput fixed point quarter precision multiply accumulate circuit design.

Authors :
Mohamed Asan Basiri, M.
Noor Mohammad, S.k.
Source :
IET Computers & Digital Techniques (Wiley-Blackwell); Sep2017, Vol. 11 Issue 5, p183-189, 7p
Publication Year :
2017

Abstract

This study proposes an efficient very large scale integration (VLSI) architecture for quadruple throughput fixed point multiply accumulate circuit (MAC). The proposed n × n bits MAC is used to perform one n × n bits or two n × (n/2) bits or four (n/2) × (n/2) bits MAC operations in parallel. The objective of the proposed MAC is to improve throughput of the existing MAC designs. The proposed and existing designs are implemented by 45 nm CMOS TSMC library and the results show that the proposed architecture achieves better improvement in throughput than existing designs. For example, the proposed 32 × 32 bits MAC architecture achieves 60.4% of improvement in throughput over existing array multiplierā€based double throughput MAC. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
17518601
Volume :
11
Issue :
5
Database :
Complementary Index
Journal :
IET Computers & Digital Techniques (Wiley-Blackwell)
Publication Type :
Academic Journal
Accession number :
148454849
Full Text :
https://doi.org/10.1049/iet-cdt.2017.0051