Back to Search Start Over

Built-In Sequential Fault Self-Testing of Array Multipliers.

Authors :
Psarakis, Mihalis
Gizopoulos, Dimitris
Paschalis, Antonis
Source :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems; Mar2005, Vol. 24 Issue 3, p449-460, 12p
Publication Year :
2005

Abstract

Microprocessor datapath architectures operate on signed numbers usually represented in two's-complement or sign-magnitude formats. The multiplication operation is performed by optimized array multipliers of various architectures which are often produced by automatic module generators. Array multipliers have either a standard, nonrecoded signed (or tin- signed) architecture or a recoded (modified Booth's algorithm) architecture. High-quality testing of array multipliers based on a comprehensive sequential fault model and not affecting their well -optimized structure has not been proposed in the past. In this paper, we present a built-in self-testing (BIST) architecture for signed and unsigned array multipliers with respect to a comprehensive sequential fault model. The BIST architecture does not alter the well-optimized multiplier structure. The proposed test sets can be applied externally but their regular nature makes them very suitable for embedded, self-test application by simple specialized hardware which imposes small overheads. Two different implementations of the BIST architecture are proposed. The first implementation focuses on the test invalidation problem and targets robust sequential fault testing, while the second one focuses on test cost reduction (test time and hardware overhead). [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02780070
Volume :
24
Issue :
3
Database :
Complementary Index
Journal :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems
Publication Type :
Academic Journal
Accession number :
16375751
Full Text :
https://doi.org/10.1109/TCAD.2004.842806