Back to Search
Start Over
A Highly Efficient, Modular and Portable FPGA Implementation of AES Cryptography.
- Source :
- Library of Progress-Library Science, Information Technology & Computer; Jul-Dec2024, Vol. 44 Issue 3, p19738-19744, 6p
- Publication Year :
- 2024
-
Abstract
- This article describes the core implementation of an Advanced Encryption Standard - AES in Field Programmable Gate Array - FPGA. The core was implemented in both Xilinx Spartan-3 and Xilinx Virtex-5 FPGAs. The algorithm was implemented for 128 bits word and key. The implementation was very efficient, achieving 318MHz on a Xilinx Spartan-3, representing at 50% faster than other reported works. The implementation can achieve 800MHz on a Xilinx Virtex-5. The main goal of this work was the implementation of a fast and modular AES algorithm, as it can be easily reconfigured to 128, 196 or 256 bits key, and can find a wide range of applications. Nevertheless, all the reported works used as comparison basis to our work were also implemented using 128 bits key. [ABSTRACT FROM AUTHOR]
- Subjects :
- FIELD programmable gate arrays
ADVANCED Encryption Standard
CRYPTOGRAPHY
Subjects
Details
- Language :
- English
- ISSN :
- 09701052
- Volume :
- 44
- Issue :
- 3
- Database :
- Complementary Index
- Journal :
- Library of Progress-Library Science, Information Technology & Computer
- Publication Type :
- Academic Journal
- Accession number :
- 180918982