Back to Search Start Over

Design and Implementation of a Pipelined Bit-Serial SFQ Microprocessor, CORE11β.

Authors :
Yamanashi, Y.
Tanaka, M.
Akimoto, A.
Park, H.
Kamiya, Y.
Irie, N.
Yoshikawa, N.
Fujimaki, A.
Terai, H.
Hashimoto, Y.
Source :
IEEE Transactions on Applied Superconductivity; Jun2007 Part 1 of 3, Vol. 17 Issue 2, p474-477, 4p
Publication Year :
2007

Abstract

A pipelined 8-bit-serial single-flux-quantum (SFQ) microprocessor, called CORE1β, was designed and tested. The CORE1β has two cascaded arithmetic logic units (ALUs) based on forwarding architecture, which can perform two register operations from one instruction. Pipelining is also extensively adopted to enhance the performance. A new design method, known as one-hot encoding, has been introduced into the design of the control circuit. The 4-stage-pipelined SFQ microprocessors, CORE1β8, have been implemented using the CONNECT cell library and the SRL 2.5 kA/cm<superscript>2</superscript> Nb process. The frequency for the instruction fetch is 25 GHz, and 20 GHz for the bit-serial data operation. The peak performance and the power consumption of the CORE1β8 are estimated to be 1400 MOPS (million instructions per second) and 3.4 mW, respectively. We have experimentally demonstrated 4-stage pipelining and all functionalities of the CORE1β8 microprocessors by on-chip high-speed tests. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
10518223
Volume :
17
Issue :
2
Database :
Complementary Index
Journal :
IEEE Transactions on Applied Superconductivity
Publication Type :
Academic Journal
Accession number :
26240271
Full Text :
https://doi.org/10.1109/TASC.2007.898606