Back to Search Start Over

Delay Fault Coverage Enhancement by Partial Clocking for Low-Power Designs With Heavily Gated Clocks.

Authors :
Baeg, Sanghyeon
Source :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems; Dec2007, Vol. 26 Issue 12, p2215-2221, 7p, 6 Diagrams, 1 Chart
Publication Year :
2007

Abstract

Testing for delay faults in heavily gated clock designs has the major test challenges of reduced fault coverage and high test power consumption. In the scan-test method, gated clocks are often simplified and replaced with global test clocks. As such, partial clocking by the gated clocks is not inherited in test operations. Global clocking suffers from delay fault coverage loss because a sensitization state cannot easily be created due to the increased state dependence in functional paths, as compared to partial clocking. The global clocking scheme in the test mode is not adequate for low-power designs either, because the power consumed during a test operation exceeds that used during a normal operation. The power grid may not be sufficient to support the power drawn during testing, perhaps resulting in overkilled devices. It is therefore critical that power consumption be maintained under a safe limit, even during testing. In the proposed method, partial clocking in gated designs is preserved to the maximum possible to create more reachable states, thereby increasing transition fault coverage and reducing test power during launch and capture cycles. A transition fault simulator was developed, and it demonstrated higher transition' fault coverage and reduced test power for ISCAS-89 circuits when partial clocking is used. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02780070
Volume :
26
Issue :
12
Database :
Complementary Index
Journal :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems
Publication Type :
Academic Journal
Accession number :
27923916
Full Text :
https://doi.org/10.1109/TCAD.2007.907017