Back to Search
Start Over
Compilation and Simulation Tool Chain for Memory Aware Energy Optimizations.
- Source :
- Embedded Computer Systems: Architectures, Modeling & Simulation (9783540364108); 2006, p279-288, 10p
- Publication Year :
- 2006
-
Abstract
- Memories are known to be the energy bottleneck of portable embedded devices. Numerous memory aware energy optimizations have been proposed. However, both the optimization and the validation are performed in an ad-hoc manner as a coherent optimizing compilation and simulation framework does not exist as yet. In this paper, we present such a framework for performing memory hierarchy aware energy optimization. Both the compiler and the simulator are configured from a single memory hierarchy description. Significant savings of up to 50% in the total energy dissipation are reported. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISBNs :
- 9783540364108
- Database :
- Complementary Index
- Journal :
- Embedded Computer Systems: Architectures, Modeling & Simulation (9783540364108)
- Publication Type :
- Book
- Accession number :
- 32702347
- Full Text :
- https://doi.org/10.1007/11796435_29