Back to Search Start Over

A Case Study for NoC-Based Homogeneous MPSoC Architectures.

Authors :
Tota, Sergio V.
Casu, Mario R.
Ruo Roch, Massimo
Macchiarulo, Luca
Zamboni, Maurizio
Source :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems; Mar2009, Vol. 17 Issue 3, p384-388, 5p, 6 Graphs
Publication Year :
2009

Abstract

The many-core design paradigm requires flexible and modular hardware and software components to provide the required scalability to next-generation on-chip multiprocessor architectures. A multidisciplinary approach is necessary to consider all the interactions between the different components of the design. In this paper, a complete design methodology that tackles at once the aspects of system level modeling, hardware architecture, and programming model has been successfully used for the implementation of a multiprocessor network-on-chip (NoC)-based system, the NoCRay graphic accelerator. The design, based on 16 processors, after prototyping with field-programmable gate array (FPGA), has been laid out in 90-nm technology. Post-layout results show very low power, area, as well as 500 MHz of clock frequency. Results show that an array of small and simple processors outperform a single high-end general purpose processor. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
10638210
Volume :
17
Issue :
3
Database :
Complementary Index
Journal :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems
Publication Type :
Academic Journal
Accession number :
36655297
Full Text :
https://doi.org/10.1109/TVLSI.2008.2011239