Back to Search Start Over

Progress in the Development of Cryocooled Digital Channelizing RF Receivers.

Authors :
Vernik, Igor V.
Kirichenko, Dmitri E.
Dotsenko, Vladimir V.
Webber, Robert J.
Miller, Robert
Shevchenko, Pavel
Gupta, Deepnarayan
Source :
IEEE Transactions on Applied Superconductivity; Jun2009 Part 1 of 3, Vol. 19 Issue 3, p1016-1021, 6p, 5 Graphs
Publication Year :
2009

Abstract

HYPRES is developing a class of digital receivers featuring direct digitization at radio frequency. The complete system, consisting of a cryopackaged Nb superconductor All-Digital Receiver (ADR) chip followed by room-temperature interface electronics and a field-programmable gate array (FPGA) based post-processing module, has been developed. Depending on the targeted application the ADR chip comprised either a low-pass delta with phase modulation-demodulation architecture or X-band band-pass sigma-delta modulators together with digital in-phase and quadrature mixer and a pair of digital decimation filters. The chips were fabricated using a 4.5-kA/cm<superscript>2</superscript> HYPRES process and were cryopackaged using a commercial-off-the-shelf cryocooler. Recently, with significant improvements in chip cryopackage, room-temperature electronics and FPGA programming we were able to achieve stable operation of a low-pass ADR at 28.16 GHz and X-band ADR at 30.72 GHz clock frequencies. Experimental results are presented and discussed. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
10518223
Volume :
19
Issue :
3
Database :
Complementary Index
Journal :
IEEE Transactions on Applied Superconductivity
Publication Type :
Academic Journal
Accession number :
43868867
Full Text :
https://doi.org/10.1109/TASC.2009.2018424