Back to Search Start Over

14 bit 50 MS/s 0.18 µm CMOS pipeline ADC based on digital error calibration.

Authors :
Lee, K.-H.
Kim, Y.-J.
Kim, K.-S.
Lee, S.-H.
Source :
Electronics Letters (Institution of Engineering & Technology); 10/8/2009, Vol. 45 Issue 21, p1067-1069, 3p, 2 Diagrams, 1 Chart, 3 Graphs
Publication Year :
2009

Abstract

Described is a 14 bit 50 MS/s CMOS four-stage pipeline A/D converter (ADC)-based on a digital code-error calibration. The proposed calibration technique measures the capacitor mismatch errors of the front-end multiplying DAC (MDAC) with the back-end pipeline stages while the measured code errors are stored in memory and corrected in the digital domain during normal conversion. The calibration needs the increased power dissipation and chip area of 1.4% and 10.7%, respectively, compared to a 14 bit uncalibrated conventional pipeline ADC. The prototype ADC fabricated in a 0.18um CMOS process occupies an active die area of 4.2 mm2 and consumes 140 mW at 1.8 V and 50 MS/s. After calibration, the measured DNL and INL of the ADC are improved from 0.69 to 0.39 LSB and from 33.60 to 2.76 LSB, respectively. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00135194
Volume :
45
Issue :
21
Database :
Complementary Index
Journal :
Electronics Letters (Institution of Engineering & Technology)
Publication Type :
Academic Journal
Accession number :
44515183
Full Text :
https://doi.org/10.1049/el.2009.2013